Please use this identifier to cite or link to this item: http://hdl.handle.net/123456789/1231
Title: Design and performance analysis of RAM-RD-CONTROL module using Xilinx ISE 14.2
Authors: Kaur H
Aggarwal D
Singh S
Tandon P
Thaku C
Sohal H.
Keywords: EIT
system
Energy Efficiency
FPGA
RAM
READ CONTROL
Xilinx
Issue Date: 2017
Publisher: Institute of Electrical and Electronics Engineers Inc.
Abstract: RAM-Read-Control module is designed to control the data read operation to the Random Access Memory (RAM) core. The RAM core is used for saving the raw data in impedance measurement module of Electrical Impedance Tomography (EIT) system, KHU Mark 2.5. The performance of this module is analyzed using XILINX ISE 14.2 design tool on Virtex-5 (xc5vlx20t-ff323) chip. The performance analysis is done for different I/O Standards. HSTL (high speed transceiver logic-I, II, III, IV), LVCMOS15 (low voltage metal oxide semiconductor) and LVTTL (low voltage transistor-transistor logic) I/O standards are used to analyze the performance on Virtex-5 FPGA. This analysis is done at operating frequencies of 400MHz, 500 MHz, 600 MHz and 700 MHz. It is observed that when LVCMOS15 performance results are compared with LVTTL, HSTL-I, II, III, IV at 500MHz, 600MHz, and 700MHz we obtain 65.3%, 65%, 64.5% power reduction respectively. The minimum power reduction is obtained at 700 which are 64.5% when we compared LVCOMS15 with HSTL-IV I/O standard. � 2016 IEEE.
URI: 10.1109/WECON.2016.7993476
http://hdl.handle.net/123456789/1231
Appears in Collections:Conferences

Files in This Item:
There are no files associated with this item.


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.